## HW#9 디지털 회로 설계 및 언어 월수 9:00~10:15 2015104027 박정진

## Case 1) pstate = 0 (blocking assignment) always (S, A, pstate) no else block

```
odule RTL_Ex_8_2_v_jin
                                                             Flow Summary
                                                             Flow Status
                                                                                                  Successful - Fri Nov 15 03:16:00 2
                                                                                                  15.1.0 Build 185 10/21/2015 SJ Lite
                                                             Quartus Prime Version
                                                             Revision Name
                                                                                                 RTL Ex 8 2 v jin
                                                             Top-level Entity Name
                                                                                                 RTL_Ex_8_2_v_jin
                                                             Family
                                                                                                 Cyclone IV E
                                                             Device
                                                                                                 EP4CE10E22C6
                                                             Timing Models
                                                                                                 Final
                                                             Total logic elements
                                                                                                 18 / 10,320 ( < 1 % )
                                                                Total combinational functions
                                                                                                 14 / 10,320 ( < 1 % )
                                                                Dedicated logic registers
                                                                                                 9 / 10,320 ( < 1 % )
                                                             Total registers
                                                             Total pins
                                                                                                 9/92(10%)
                                                             Total virtual pins
                                                             Total memory bits
                                                                                                 0 / 423,936 (0%)
                                                             Embedded Multiplier 9-bit elements 0 / 46 (0 %)
                                                             Total PLLs
                                                                                                 0/2(0%)
```

| Analysis & Synthesis Resource Usage Summary |                                               |    |  |  |  |
|---------------------------------------------|-----------------------------------------------|----|--|--|--|
|                                             | Resource                                      |    |  |  |  |
| 1                                           | Estimated Total logic elements                | 14 |  |  |  |
| 2                                           |                                               |    |  |  |  |
| 3                                           | Total combinational functions                 | 14 |  |  |  |
| 4                                           | ▼ Logic element usage by number of LUT inputs |    |  |  |  |
| 1                                           | 4 input functions                             | 4  |  |  |  |
| 2                                           | 3 input functions                             | 6  |  |  |  |
| 3                                           | <=2 input functions                           | 4  |  |  |  |
| 5                                           |                                               |    |  |  |  |
| 6                                           | ▼ Logic elements by mode                      |    |  |  |  |
| 1                                           | normal mode                                   | 14 |  |  |  |
| 2                                           | arithmetic mode                               | O  |  |  |  |
| 7                                           |                                               |    |  |  |  |
| 8                                           | ▼ Total registers                             | 9  |  |  |  |
| 1                                           | Dedicated logic registers                     | 9  |  |  |  |
| 2                                           | I/O registers                                 | 0  |  |  |  |
| 9                                           |                                               |    |  |  |  |
| 10                                          | I/O pins                                      | 9  |  |  |  |

- 17049 1 registers lost all their fanouts during netlist optimizations.
- ▶ 1 16010 Generating hard\_block partition "hard\_block:auto\_generated\_inst"
- ▶ 1 21057 Implemented 22 device resources after synthesis the final resource count might be different
- Quartus Prime Analysis & Synthesis was successful. 0 errors, 15 warnings

Estimated Total logic elements: 14 Total Combinational functions: 14

Total Registers: 9

Case 2)
pstate <= 0 (blocking assignment)
always (S, A, pstate) no else block

```
Flow Summary
Flow Status
                                    Successful - Fri Nov 15 03:16:00 2
Quartus Prime Version
                                    15.1.0 Build 185 10/21/2015 SJ Lite
Revision Name
                                    RTL_Ex_8_2_v_jin
Top-level Entity Name
                                    RTL Ex 8 2 v jin
Family
                                    Cyclone IV E
Device
                                    EP4CE10E22C6
Timing Models
                                    Final
Total logic elements
                                   18 / 10,320 ( < 1 % )
  Total combinational functions
                                   14 / 10,320 ( < 1 % )
  Dedicated logic registers
                                   9 / 10,320 ( < 1 % )
Total registers
                                    9
Total pins
                                    9/92(10%)
Total virtual pins
Total memory bits
                                   0 / 423,936 (0%)
Embedded Multiplier 9-bit elements
                                   0/46(0%)
Total PLLs
                                   0/2(0%)
```

| Analysis & Synthesis Resource Usage Summary |                                               |    |  |  |  |
|---------------------------------------------|-----------------------------------------------|----|--|--|--|
|                                             | Resource                                      |    |  |  |  |
| 1                                           | Estimated Total logic elements                | 14 |  |  |  |
| 2                                           |                                               |    |  |  |  |
| 3                                           | Total combinational functions                 | 14 |  |  |  |
| 4                                           | ▼ Logic element usage by number of LUT inputs |    |  |  |  |
| 1                                           | 4 input functions                             | 4  |  |  |  |
| 2                                           | 3 input functions                             | 6  |  |  |  |
| 3                                           | <=2 input functions                           | 4  |  |  |  |
| 5                                           |                                               |    |  |  |  |
| 6                                           | ▼ Logic elements by mode                      |    |  |  |  |
| 1                                           | normal mode                                   | 14 |  |  |  |
| 2                                           | arithmetic mode                               | O  |  |  |  |
| 7                                           |                                               |    |  |  |  |
| 8                                           | ▼ Total registers                             | 9  |  |  |  |
| 1                                           | Dedicated logic registers                     | 9  |  |  |  |
| 2                                           | I/O registers                                 | O  |  |  |  |
| 9                                           |                                               |    |  |  |  |
| 10                                          | I/O pins                                      | 9  |  |  |  |

Estimated Total logic elements: 14 Total Combinational functions: 14

Total Registers : 9 Case 1) 과 차이 없음

Case 3) always (S, A, pstate) have all else block

```
dule RTL_Ex_8_2_v_jin(
output reg E, F,
output reg[3 0 | A,
input S, CLK, Clrn
                                                                     Flow Summary
                                                                     Flow Status
                                                                                                             Successful - Thu Nov 14 22:38:10
                                                                     Ouartus Prime Version
                                                                                                             15.1.0 Build 185 10/21/2015 SJ Lite
                                                                      Revision Name
                                                                                                             RTL_Ex_8_2_v_jin
                                                                     Top-level Entity Name
                                                                                                             RTL Ex 8 2 v jin
                                                                     Family
                                                                                                             Cyclone IV E
                                                                     Device
                                                                                                             EP4CE10E22C6
                                                                     Timing Models
                                                                                                             Final
                                                                     Total logic elements
                                                                                                             12 / 10,320 ( < 1 % )
                                                                         Total combinational functions
                                                                                                             11 / 10,320 ( < 1 % )
                                                                        Dedicated logic registers
                                                                                                             9 / 10,320 ( < 1 % )
                                                                     Total registers
                                                                     Total pins
                                                                                                             9/92(10%)
                                                                     Total virtual pins
                                                                      Total memory bits
                                                                                                             0 / 423,936 ( 0 % )
                                                                     Embedded Multiplier 9-bit elements
                                                                                                            0/46(0%)
                                                                      Total PLLs
                                                                                                             0/2(0%)
```

| Analysis & Synthesis Resource Usage Summary |                                               |    |  |  |  |  |  |  |
|---------------------------------------------|-----------------------------------------------|----|--|--|--|--|--|--|
|                                             | Resource                                      |    |  |  |  |  |  |  |
| 1                                           | Estimated Total logic elements                |    |  |  |  |  |  |  |
| 2                                           |                                               |    |  |  |  |  |  |  |
| 3                                           | Total combinational functions                 | 11 |  |  |  |  |  |  |
| 4                                           | ▼ Logic element usage by number of LUT inputs |    |  |  |  |  |  |  |
| 1                                           | 4 input functions                             | 4  |  |  |  |  |  |  |
| 2                                           | 3 input functions                             | 4  |  |  |  |  |  |  |
| 3                                           | <=2 input functions                           | 3  |  |  |  |  |  |  |
| 5                                           |                                               |    |  |  |  |  |  |  |
| 6                                           | ▼ Logic elements by mode                      |    |  |  |  |  |  |  |
| 1                                           | normal mode                                   | 11 |  |  |  |  |  |  |
| 2                                           | arithmetic mode                               | O  |  |  |  |  |  |  |
| 7                                           |                                               |    |  |  |  |  |  |  |
| 8                                           | ▼ Total registers                             | 9  |  |  |  |  |  |  |
| 1                                           | Dedicated logic registers                     | 9  |  |  |  |  |  |  |
| 2                                           | I/O registers                                 | 0  |  |  |  |  |  |  |
| 9                                           |                                               |    |  |  |  |  |  |  |
| 10                                          | I/O pins                                      | 9  |  |  |  |  |  |  |

Estimated Total logic elements : 11 (3 개 감소)

Total Combinational functions: 11

Total Registers: 9

Case 4) always (S, A, pstate) all non-block assignment

| 1 module RTL_Ex_8_2_v_jin( 2 output reg E, F.                                           | Flow Summary                       |                                    |
|-----------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| 3 output reg[3 0] A,<br>4 input S, CLK, Clrn                                            | Flow Status                        | Successful - Fri Nov 15 03:09:29 2 |
| 5 );<br>6 //specify system registers                                                    | Quartus Prime Version              | 15.1.0 Build 185 10/21/2015 SJ Lit |
| 7 reg [1:0] pstate, nstate; //control register 8 //Encode the states                    | Revision Name                      | RTL_Ex_8_2_v_jin                   |
| <pre>parameter T0 = 2'b00, T1 = 2'b01, T2 = 2'b10; //state transition for control</pre> | Top-level Entity Name              | RTL_Ex_8_2_v_jin                   |
| always @fposedge CLK, negedge Clrn) begin if(~Clrn) pstate <= T0; //initial state       | Family                             | Cyclone IV E                       |
| 13 else pstate == nstate; //colcked operations                                          | Device                             | EP4CE10E22C6                       |
| 14 end<br>15                                                                            | Timing Models                      | Final                              |
| 16 //decision box -> decide next state<br>17 always @(S, A, pstate) begin               | Total logic elements               | 12 / 10,320 ( < 1 % )              |
| 18 case(pstate) 19 T0:                                                                  | Total combinational functions      | 11 / 10,320 ( < 1 % )              |
| 20 begin<br>21 if(S) nstate <= T1;                                                      | Dedicated logic registers          | 9/10,320 (<1%)                     |
| 22 else nstate ⇐ T0;<br>23 end                                                          | * *                                | 9                                  |
| 24 <b>T1</b> :<br>25 begin                                                              | Total registers                    |                                    |
| 26 if(A[2]8A[3]) nstate == T2;<br>27 else nstate == T1;                                 | Total pins                         | 9/92(10%)                          |
| 28 end                                                                                  | Total virtual pins                 | 0                                  |
| 29 T2:<br>30 begin                                                                      | Total memory bits                  | 0 / 423,936 ( 0 % )                |
| 31 nstate <= T0;                                                                        | Embedded Multiplier 9-bit elements | 0/46(0%)                           |
| 32 end<br>33 endcase                                                                    | '                                  | ` '                                |
| 34 end                                                                                  | Total PLLs                         | 0/2(0%)                            |

| Ana | alysis & Synthesis Resource Usage Summary     |    |
|-----|-----------------------------------------------|----|
|     | Resource                                      |    |
| 1   | Estimated Total logic elements                | 11 |
| 2   |                                               |    |
| 3   | Total combinational functions                 | 11 |
| 4   | ▼ Logic element usage by number of LUT inputs |    |
| 1   | 4 input functions                             | 4  |
| 2   | 3 input functions                             | 4  |
| 3   | <=2 input functions                           | 3  |
| 5   |                                               |    |
| 6   | ▼ Logic elements by mode                      |    |
| 1   | normal mode                                   | 11 |
| 2   | arithmetic mode                               | O  |
| 7   |                                               |    |
| 8   | ▼ Total registers                             | 9  |
| 1   | Dedicated logic registers                     | 9  |
| 2   | I/O registers                                 | O  |
| 9   |                                               |    |
| 10  | I/O pins                                      | 9  |

Estimated Total logic elements: 11 Total Combinational functions: 11

Total Registers : 9 Case 3) 과 차이 없음

Case 5)
always (S, A, pstate) x'b -> decimal integer

| 36 //register tranfer of                           |                                    |                                     |
|----------------------------------------------------|------------------------------------|-------------------------------------|
| <pre>37 always @(posedge CLK 38 case(pstate)</pre> | Flow Status                        | Successful - Fri Nov 15 03:09:29 2  |
| 39 <b>T0:</b>                                      | Quartus Prime Version              | 15.1.0 Build 185 10/21/2015 SJ Liti |
| 40 begin<br>41 if(S) begin                         | Revision Name                      | RTL_Ex_8_2_v_jin                    |
| 42   A <= 0;                                       | Top-level Entity Name              | RTL_Ex_8_2_v_jin                    |
| 43 F = 0;                                          | Family                             | Cyclone IV E                        |
| 44 end<br>45 end                                   | Device                             | EP4CE10E22C6                        |
| 46 T1:                                             | Timing Models                      | Final                               |
| 47 begin<br>48 A ≪≖ A+1;                           | Total logic elements               | 12 / 10,320 ( < 1 % )               |
| 49 if(A[3]) beg                                    | •                                  | 11 / 10,320 ( < 1 % )               |
| 50   E <= 1;<br>51 end                             | Dedicated logic registers          | 9 / 10,320 ( < 1 % )                |
| 51 end<br>52 else begin                            | Total registers                    | 9                                   |
| 53   E <= 0;                                       | · ·                                | -                                   |
| 54 end<br>55 end                                   | Total pins                         | 9 / 92 ( 10 % )                     |
| 56 <b>T2:</b>                                      | Total virtual pins                 | 0                                   |
| 57 F <= 1;                                         | Total memory bits                  | 0 / 423,936 ( 0 % )                 |
| 58 endcase                                         | Embedded Multiplier 9-bit elements | 0 / 46 ( 0 % )                      |
| 59 end<br>60 <u>e</u> ndmodule                     | Total PLLs                         | 0/2(0%)                             |

| Ana | alysis & Synthesis Resource Usage Summary     |    |  |  |  |  |  |  |
|-----|-----------------------------------------------|----|--|--|--|--|--|--|
|     | Resource                                      |    |  |  |  |  |  |  |
| 1   | Estimated Total logic elements                |    |  |  |  |  |  |  |
| 2   |                                               |    |  |  |  |  |  |  |
| 3   | Total combinational functions                 | 11 |  |  |  |  |  |  |
| 4   | ▼ Logic element usage by number of LUT inputs |    |  |  |  |  |  |  |
| 1   | 4 input functions                             | 4  |  |  |  |  |  |  |
| 2   | 3 input functions                             | 4  |  |  |  |  |  |  |
| 3   | <=2 input functions                           | 3  |  |  |  |  |  |  |
| 5   |                                               |    |  |  |  |  |  |  |
| 6   | ▼ Logic elements by mode                      |    |  |  |  |  |  |  |
| 1   | normal mode                                   | 11 |  |  |  |  |  |  |
| 2   | arithmetic mode                               | O  |  |  |  |  |  |  |
| 7   |                                               |    |  |  |  |  |  |  |
| 8   | ▼ Total registers                             | 9  |  |  |  |  |  |  |
| 1   | Dedicated logic registers                     | 9  |  |  |  |  |  |  |
| 2   | I/O registers                                 | O  |  |  |  |  |  |  |
| 9   |                                               |    |  |  |  |  |  |  |
| 10  | I/O pins                                      | 9  |  |  |  |  |  |  |

Estimated Total logic elements: 11 Total Combinational functions: 11

Total Registers : 9 Case 3) 과 차이 없음

## 최종 코드:

```
odule RTL_Ex_8_2_v_jin
output reg E, F,
output reg[3 0] A,
vodule RTL_Ex_8_2_v_jin
                      | if(S) begin
| A <= 4'b6000
                                       1'b0:
                      end
T1:
begin
| A == A 4'b0001
| if(A[2]) begin
| E == 1'b1;
| end
                                                                                                                 always ∰(posedge CLK) begin
case(pstate)
T0:
                                                                                                                                  gtn
| if(S) begin
| A <= 4'b0000;
                                                                                                                                             ___1'b0
                                                                                                                            begin

A == A-4'b0001

if(A[2]) begin

E == 1'b1;

end
```



Register operation 의  $A \leftarrow A + 4'b0001$  동작에서 carry 가 있을 시 A 의 값이 변화하면서 A register 에 저장된 값이 바뀌며 생기는 delay time 이 존재하는 것을 알았고 이와 마찬가지로 Flip-Flop E, F 도 해당 값이 바뀌면 flip flop 에 의한 delay 가 생기는 것을 알수 있었다.

코드 상에서  $A \leftarrow A + 1'b1$  로 바꿔도 같았으며 이는 값이 flip-flop 을 통과하며 생기는 어쩔수 없는 delay time 이라는 것을 알게 되었다. 그래서 이후 combinational logic 으로 control unit 을 짤 때 combinational 은 기억을 하지 못하므로 나온 결과를 Flip-Flop 에 의도적으로 통과 시켜 Register 와 같은 Delay time 을 주어서 연산을 맞추는 것도 필요 할 것 같다는 생각이 든다.

일반적으로 회로가 돌아가고 첫 edge 에서 두 번째 edge 는 클리어 신호를 주어 회로의 초기값을 지정한다. 하지만 책에 있는 대로 state operation 과 Register operation 을 코드 상에서 분리하면 현재 디자인에서는 문제가 없지만 정확하게 이는 시스템 전체를 초기화시키는 Clrn 의 의미가 아니다.(단순히 state 만을 초기화) 만약 시스템 전체적으로 초기화를 진행하는 Clrn 이라는 의미의 동작을 행하려면 이런 분리된 코드에서는 Register operation 에서도 negedge Clrn 을 추가해 초기화를 해야 한다. 그렇지 않으면 Clrn 0일 때에도 Clrn 의 신호를 무시한 채 posedge CLK 일 때 Register operation 은 따로 동작하기에 원하는 시스템 전체적으로 초기화가 진행되지 않을 수 있다. 위의 VWF 결과에서도 확인 할 수 있듯이 Clrn 신호가 들어갔음에도  $A \leftarrow A + 1'b1$  연산이 수행되는 것을 확인 할 수 있다. 이렇게 되면 resigster operation 이 state operation 과 다른 상태(초기값이 맞춰지지 않은 상태)에서 동작을 수행하기에 원하는 결과가 나오지 않을 수 있다. (Ex. Register 의 조건이 next state 를 결정하는 디자인)

## VWF (Timing Sequence 확인)



| Ing | put  | Main<br>input | Counter | F | F | Conditions          | pstate | nstate | Operations                                               |
|-----|------|---------------|---------|---|---|---------------------|--------|--------|----------------------------------------------------------|
| CLK | Clrn | S             | A[3:0]  | Е | F |                     |        |        |                                                          |
| 1   | 1    | 0             | 0000    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_0$  | $T_0$  |                                                          |
|     | 1    | 0             | 0000    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_0$  | $T_0$  | Asynchronous<br>reset                                    |
| 1   | 0    | 0             | 0000    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_0$  | $T_0$  | $pstate \le T_0$                                         |
|     | 1    | 1             | 0000    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_0$  | $T_1$  |                                                          |
| 1   | 1    | 1             | 0000    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$  | $T_1$  | $T_0 \to T_1$ $A \leftarrow 4'b0000$ $F \leftarrow 1'b0$ |
| 1   | 1    | 1             | 0001    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 0             | 0010    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 0             | 0011    | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 1             | 0100    | 0 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 1             | 0101    | 1 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$           |
| 1   | 1    | 0             | 0110    | 1 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$           |
| 1   | 1    | 0             | 0111    | 1 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$           |
| 1   | 1    | 1             | 1000    | 1 | 0 | $A_3 = 0$ $A_4 = 1$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$           |
| 1   | 1    | 1             | 1001    | 0 | 0 | $A_3 = 0$ $A_4 = 1$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 0             | 1010    | 0 | 0 | $A_3 = 0$ $A_4 = 1$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 0             | 1011    | 0 | 0 | $A_3 = 0$ $A_4 = 1$ | $T_1$  | $T_1$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |
| 1   | 1    | 1             | 1100    | 0 | 0 | $A_3 = 1$ $A_4 = 1$ | $T_1$  | $T_2$  | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$           |

| 1 | 1          | 1 | 1101 | 1 | 0 | $A_3 = 1$ $A_4 = 1$ | $T_2$ | $T_0$                 | $T_1 \to T_2$ $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$ |
|---|------------|---|------|---|---|---------------------|-------|-----------------------|--------------------------------------------------------------|
| 1 | 1          | 0 | 1101 | 1 | 1 | $A_3 = 1$ $A_4 = 1$ | $T_0$ | $T_0$                 | $T_2 \to T_0$ $F \leftarrow 1'b1$                            |
| 1 | 1          | 0 | 1101 | 1 | 1 | $A_3 = 1$ $A_4 = 1$ | $T_0$ | $T_0$                 |                                                              |
|   | 1          | 1 | 1101 | 1 | 1 | $A_3 = 1$ $A_4 = 1$ | $T_0$ | $T_1$                 |                                                              |
| 1 | 1          | 1 | 0000 | 1 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $T_0 \to T_1$ $A \leftarrow 4'b0000$ $F \leftarrow 1'b0$     |
| 1 | 1          | 1 | 0001 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
| 1 | 1          | 0 | 0010 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | <i>T</i> <sub>1</sub> | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
| 1 | 1          | 0 | 0011 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
| 1 | 1          | 1 | 0100 | 0 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
| 1 | 1          | 1 | 0101 | 1 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b1$               |
|   | 1          | 0 | 0101 | 0 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_0$ | $T_1$                 | Asynchronous reset                                           |
| 1 | 0          | 0 | 0101 | 0 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_0$ | $T_1$                 | $pstate \le T_0$                                             |
| 1 | 0          | 0 | 0101 | 0 | 0 | $A_3 = 1$ $A_4 = 0$ | $T_0$ | $T_1$                 | $pstate \le T_0$                                             |
|   | 1          | 1 | 0101 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_0$ | $T_1$                 |                                                              |
| 1 | 1          | 1 | 0000 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $T_0 \to T_1$ $A \leftarrow 4'b0000$ $F \leftarrow 1'b0$     |
| 1 | 1          | 1 | 0001 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
| 1 | 1          | 0 | 0010 | 0 | 0 | $A_3 = 0$ $A_4 = 0$ | $T_1$ | $T_1$                 | $A \leftarrow A + 4'b0001$ $E \leftarrow 1'b0$               |
|   | (이후 동작 같음) |   |      |   |   |                     |       |                       |                                                              |
|   |            |   |      |   |   |                     |       |                       |                                                              |